Ferroelectric Analog Synaptic Transistors

20. 21. 22. 23. 24. 25. 26. 27. 28. 29. 30. 31. 32. 33. 34. 35. 36. 37. 38. 39. 40. 41. 42. 43. 44. 45. 46. 47. 48. 49 ..... ② Interstate 1. ③ Int...
15 downloads 0 Views 631KB Size
Subscriber access provided by EKU Libraries

Communication

Ferroelectric Analog Synaptic Transistors Min-Kyu Kim, and Jang-Sik Lee Nano Lett., Just Accepted Manuscript • DOI: 10.1021/acs.nanolett.9b00180 • Publication Date (Web): 30 Jan 2019 Downloaded from http://pubs.acs.org on January 31, 2019

Just Accepted “Just Accepted” manuscripts have been peer-reviewed and accepted for publication. They are posted online prior to technical editing, formatting for publication and author proofing. The American Chemical Society provides “Just Accepted” as a service to the research community to expedite the dissemination of scientific material as soon as possible after acceptance. “Just Accepted” manuscripts appear in full in PDF format accompanied by an HTML abstract. “Just Accepted” manuscripts have been fully peer reviewed, but should not be considered the official version of record. They are citable by the Digital Object Identifier (DOI®). “Just Accepted” is an optional service offered to authors. Therefore, the “Just Accepted” Web site may not include all articles that will be published in the journal. After a manuscript is technically edited and formatted, it will be removed from the “Just Accepted” Web site and published as an ASAP article. Note that technical editing may introduce minor changes to the manuscript text and/or graphics which could affect content, and all legal disclaimers and ethical guidelines that apply to the journal pertain. ACS cannot be held responsible for errors or consequences arising from the use of information contained in these “Just Accepted” manuscripts.

is published by the American Chemical Society. 1155 Sixteenth Street N.W., Washington, DC 20036 Published by American Chemical Society. Copyright © American Chemical Society. However, no copyright claim is made to original U.S. Government works, or works produced by employees of any Commonwealth realm Crown government in the course of their duties.

Page 1 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

Ferroelectric Analog Synaptic Transistors Min-Kyu Kim and Jang-Sik Lee *

Department of Materials Science and Engineering, Pohang University of Science and Technology (POSTECH), Pohang 37673, Korea *E-mail: [email protected]

ACS Paragon Plus Environment

Nano Letters 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

ABSTRACT Neuromorphic computing is a promising alternative to conventional computing systems as it could enable parallel computation and adaptive learning process. However, the development of energy efficient neuromorphic hardware systems has been hindered by the limited performance of analog synaptic devices. Here, we demonstrate the analog conductance modulation behavior in the ferroelectric thin-film transistors (FeTFT) that have the nanoscale ferroelectric material and oxide semiconductors. Accurate control of polarization changes in the nanoscale ferroelectric layer induces conductance modulation to demonstrate linear potentiation and depression characteristics of FeTFTs. Our devices show potentiation and depression properties, including high linearity, multiple states, and small cycle-to-cycle/device-to-device variations. In simulations with measured properties, a neuromorphic system with FeTFT achieves 91.1% recognition accuracy of handwritten digits. This work may provide a way to realize the neuromorphic hardware systems that use FeTFTs as the synaptic devices.

KEYWORDS: ferroelectric materials, thin-film transistors, multi-level data storage, artificial synapses, neuromorphic computing, analog conductance modulations

ACS Paragon Plus Environment

Page 2 of 24

Page 3 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

Development of an efficient computing system may be a way to overcome the scaling limits of complementary metal-oxide-semiconductor (CMOS) devices.1-3 Conventional von Neumann computing systems separate memory from logic; the communication between these components increases the power consumption and heat generation in conventional computing systems.4 New computing paradigms such as neuromorphic computing can overcome this problem. Neuromorphic computing replicates the structure of the human brain, and may enable highlyefficient computing by parallel computation and adaptive learning.5-6 Efficient neuromorphic computing systems require synaptic devices that can achieve analog updates of synaptic weights. Various devices have been successfully demonstrated as synaptic devices to realize neuromorphic computing hardware,7-19 but some of them have suffered from a small on/off ratio, undesirable variations, poor data retention, and non-linear weight-update properties. High accuracy in neuromorphic systems requires development of devices that have ideal synaptic properties.20-22 Ferroelectric materials have a great potential to meet these requirements.23-24 Ferroelectric materials have spontaneous polarization states that can be maintained even without an external electric field. Delicate control of polarization is possible because domains in ferroelectric materials can be controlled by an applied electric field.25-26 Each polarization state of the ferroelectric layer can be confirmed by changes in channel conductance; to exploit this characteristic, ferroelectric materials have been evaluated as the dielectric layer in transistors.27-29 The conductance of channel material in ferroelectric transistor can be gradually controlled by the polarization of ferroelectric materials.23, 30 These characteristics can be the solution to solve some problems in current synapse devices, such as a small on/off ratio, non-linear weight updates, and variations in electric properties. So, ferroelectric transistors constitute promising candidates for memory and synaptic devices.24-25, 31-32

However, ferroelectric materials have been reported to show some issues, for example,

ACS Paragon Plus Environment

Nano Letters 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

complex compositions, high annealing temperatures, and difficulty in scaling.33-35 These problems can also be critical in ferroelectric synaptic devices. Additionally, ferroelectric transistors based on Si cause formation of interfacial layers when ferroelectric materials are deposited directly on the Si substrate due to high annealing temperature and volatile elements such as Pb in the ferroelectric layer. Interfacial layers can cause high operation voltage, poor retention, and small memory windows.36-37 To overcome these limitations, ferroelectric materials based on nanoscale hafnium oxide (HfOx) have been suggested. Ferroelectric materials based on HfOx have various advantages, such as CMOS compatibility, low process temperature, and process scalability.38-44 Use of oxide semiconductors and low temperature HfOx-based ferroelectric layers can minimize the formation of interfacial layers, so these materials are desirable as channel materials and ferroelectric layers in ferroelectric transistors. Therefore, a ferroelectric transistor based on nanoscale HfOx and an oxide semiconductor could be useful in fabricating synaptic devices with CMOS compatibility, process scalability, and desirable synaptic characteristics. In this study, we fabricate ferroelectric thin-film transistor (FeTFT) based on nanoscale ferroelectric material and oxide semiconductor to investigate the feasibility of FeTFTs as synaptic devices. The FeTFT shows the ferroelectric hysteresis in its transfer curve, multi-level data storage capability, and data retention property. We demonstrate analog potentiation and depression characteristics of FeTFTs. This paper shows the feasibility of FeTFT as the synaptic device for the neuromorphic hardware systems.

Results and Discussion FeTFTs with metal-ferroelectric-semiconductor (MFS) structure were fabricated (Figure 1a). Prior to the fabrication of MFS structure, the basic ferroelectric characteristics of metal-

ACS Paragon Plus Environment

Page 4 of 24

Page 5 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

ferroelectric-metal (MFM) capacitors (TiN/zirconium-doped hafnium oxide (HfZrOx)/TiN) were measured (Figure S1). Ferroelectric polarization hysteresis curves with different sweep voltages were shown in Figure S1a. The capacitors had the typical capacitance-voltage (C-V) curve of ferroelectric materials. HfZrOx was used as the ferroelectric layer in the FeTFTs (Figure S1b). Stable ferroelectric polarization-voltage (P-V) characteristics were also observed from TiN/HfZrOx/TiN structure with different device sizes (Figure S2). In addition, we confirmed that it is possible to operate the ferroelectric capacitors with a size of 1×1 μm2 by measurement using electrostatic force microscopy. To enable use of a ferroelectric material based on HfZrOx as dielectric layer, the FeTFTs were fabricated with a bottom-gate structure. This structure is suitable because induction of ferroelectric properties in HfZrOx layer requires an appropriate bottom layer.45-46 To fabricate MFS structure, HfZrOx was transformed to the ferroelectric phase by thermal annealing on the TiN gate electrode. Then a layer of indium gallium zinc oxide (IGZO) was deposited as the channel layer on the HfZrOx layer. To investigate the ferroelectric properties in MFS structure, P-V measurements were performed by applying voltage to the TiN bottom electrode with the Al top electrode grounded (Figure 1b). The hysteresis loop indicated that positive remnant polarization (+Pr) = 5.3 μC/cm2 and -Pr = -5.9 μC/cm2. In addition, to estimate the reliability of MFS structure, the endurance properties of Al/IGZO/HfZrOx/TiN structure were tested by applying pulses (±7 V, 10 μs). Ferroelectric properties of MFS structure was retained without degradation for 105 cycles (Figure S3). The C-V curve revealed the charge responses of MFS structure according to the applied voltages (Figure 1c). A butterfly-shaped curve was observed, which is a result of the ferroelectric nature of HfZrOx. Capacitance decreased when negative bias was applied to TiN bottom electrode, but capacitance increased when this bias was positive; these results indicate that electrons are accumulated and depleted at the interface between

ACS Paragon Plus Environment

Nano Letters 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

the ferroelectric layer and IGZO layer, depending on the direction of the polarization in HfZrOx layer.47-48 The accumulation and depletion states in the IGZO layer were maintained without the applied voltage.30 These results confirm the ferroelectric characteristics of HfZrOx in the MFS structure. The electrical characteristics of FeTFT was investigated by applying a gate voltage (VG) sweep to the TiN bottom electrode, while a source-drain voltage (VDS) of 1 V was applied. The FeTFT with ferroelectric HfZrOx had n-type transfer characteristics. Forward and reverse transfer-curve sweep evoked typical anticlockwise hysteresis, which arose from ferroelectric polarization switching of the HfZrOx (Figure 2a). The hysteresis curve was saturated when a VG > 5 V was applied. Conductance modulation under AC operation was also investigated by applying voltage pulses (Figure 2b). Programming pulses (30 ms, 6 V) and erasing pulses (30 ms, -6 V) were applied to the gate electrode, and read voltages (VG: -1V, VDS: 1V) were used to read its state. The programming pulse increased the conductance G of the channel, but the erasing pulse reduced G. The ratio of maximum conductance Gmax to minimum conductance Gmin of channel was over > 40. The origin of G modulation in a FeTFT is polarization switching in the ferroelectric layer. G of the channel can be controlled by the polarization state of the ferroelectric layer.37, 49 Therefore, multi-level data storage can be achieved by inducing continuous ferroelectric domain switching in the HfZrOx layer.23, 50 The gradual change in polarization state of HfZrOx layer can be possible by controlling the applied voltage (Figure S1a). When a voltage is applied to a ferroelectric layer, the fraction of switched polarization might depend on amplitude of the applied voltage.25-26 The partially switched state can be realized by applying a bias pulse with suitable amplitude. Therefore, the use of an appropriate bias pulse is expected to enable gradual control of the G of the channel, because G is

ACS Paragon Plus Environment

Page 6 of 24

Page 7 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

closely related to the polarization state in ferroelectric layer.25-26, 30 To investigate multi-level data storage properties in FeTFTs, the partial switching of ferroelectric domain was induced by applying different programming voltage pulses and the resulting G of the channel was measured (Figure 3a). First, the erased state was set up by applying a negative bias pulse (30 ms, -6 V) to the gate electrode. In this state, the polarization of the HfZrOx layer pointed downward (toward TiN gate electrode), and the channel had low G because electrons were depleted from the interface between the channel and ferroelectric layer by the downward polarization.30 With applying the positive bias pulse to the gate electrode, the polarization began to switch to the upward direction (toward IGZO channel) starts. As the amplitude of positive bias pulse increased, the polarization in the ferroelectric layer changes sequentially from downward to upward. When upward polarization increased, G of the channel increased because electrons could accumulate at the interface region with the upward polarization (Figure 3b).37 Therefore, G of the channel could be delicately modulated by the changing the amplitude of applied bias pulses. Here, four data levels were shown, but it is possible to control levels much more since the polarization reversal can be controlled almost linearly by changing applied bias amplitudes and/or widths.25, 37 The retention properties were evaluated by measuring four channel G levels at read voltage (VG = -1 V and VDS = 1 V). FeTFTs based on the ferroelectric HfZrOx and oxide semiconductor showed the stable data storage properties of four channel conductance levels for 104 s (Figure S4). These stable retention characteristics are very promising because previously-reported devices, such as organic and inorganic FeTFTs have suffered from poor data retention properties ( 10, data levels >32, and low cycle-to-cycle/device-to-device variations.20-21,

54

The conductance modulation

properties of FeTFTs give them potential as ideal synaptic devices. To investigate the analog conductance modulation properties of FeTFT, multiple bias pulses with incremental amplitude (potentiation: 2.7 V to 4.3 V with 25 mV step, depression: -2 V to -3.6 V with 25 mV step) and 10 ms width were applied to the gate. After applying each bias pulse, the conductance of device was measured at VG of -1 V and VDS of 1 V (Figure S5). The FeTFT exhibits the good potentiation and depression properties, such as 64 level conductance states, good linearity (Ap: -0.8028, Ad: 0.6979), and Gmax/Gmin ratio >10 (Figure 4a). To evaluate linearity of potentiation and depression, the change in G with number of pulses is described as21, 24 −P

𝐺𝐺p = B �1 − eAp � + 𝐺𝐺min , 𝐺𝐺d = −B �1 − e

Pmax −P Ad

� + 𝐺𝐺max ,

𝐵𝐵 = (𝐺𝐺max − 𝐺𝐺min )/ �1 − 𝑒𝑒

−𝑃𝑃max 𝐴𝐴p,d



, where Gp is the conductance of potentiation, Gd is the conductance of depression, Pmax is the maximum number of pulses, and A is the parameter that represents the linearity of potentiation and depression.

ACS Paragon Plus Environment

Page 9 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

An artificial neural network (ANN) was simulated to perform supervised learning on the Modified National Institute of Standard and Technology (MNIST) database.2 For simulation, a two-layer multilayer perceptron (MLP) neural network with 400 input neurons, 100 hidden neurons, and 10 output neurons was utilized (Figure 4b).2, 20, 24 The MLP algorithm with analog weight update was used in a simulation based on FeTFT conductance modulation properties, such as number of conductance states, linearity, Gmax/Gmin, cycle-to-cycle variation, and device-to-device variation. The 400 input neurons correspond to a 20×20 MNIST data, and the 10 output neurons correspond to 10 classes of digits (0-9). At each epoch, the ANN was trained on 8,000 patterns that had been randomly selected from 60,000 images in a training dataset, and the recognition accuracy was tested on a separate set of 10,000 images from the testing dataset.2 In the simulations, the NN based on FeTFT was achieved 91.1% accuracy after 125 training epochs, which is comparable to the recognition accuracy of 94.1% obtained by the ideal synapse NN. The high recognition accuracy is achieved because of the 64-level conductance states, good linearity (Ap: -0.8028, Ad: 0.6979), and reasonable Gmax/Gmin ratio (>10). In addition, the good variation properties of FeTFT would contribute to the high recognition accuracy. Endurance property was measured up to 100 cycles (12800 pulse operation) (Figure 5a). During repeated pulse operation, degradation was not serious. Small cycle-to-cycle variation of 2.36% (n = 100 cycles) and device-to-device variation of 3.93% (n = 40 devices) were obtained (Figures 5b, c, and S6). These parameters affected recognition accuracy (Figure 6). A comparison between previous synaptic devices and FeTFTs is made (Table S1).7, 9, 13, 24 FeTFTs are promising candidates for synaptic devices due to high Gmax/Gmin ratio, small variation properties, and the number of conductance levels. In particular, FeTFT exhibits good variation properties compared to previously-reported synaptic devices based on the resistive switching behavior.7, 9, 24 When cycle-to-cycle variation of synaptic devices is >

ACS Paragon Plus Environment

Nano Letters 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

3%, the recognition accuracy may be seriously degraded because variation can overwhelm the amount of conductance modulation.21 Neuromorphic devices based on FeTFT have advantages in variation properties because the origin of conductance modulation in FeTFT is obtained by controlling partial polarization switching in ferroelectric layer.24 Thus, the controllability of channel conductance presents opportunities for developing neuromorphic hardware based on ferroelectric analog synaptic transistors.

Conclusions In summary, we fabricated and demonstrated an analog synaptic device that used the nanoscale ferroelectric material and oxide semiconductor. The conductance of channel was controlled by the polarization of the ferroelectric layer. The potentiation and depression properties in FeTFTs were measured by applying incremental bias pulses. The FeTFT had good weight-update properties, including good linearity, multiple data states, a high Gmax/Gmin, and small device variation properties. An artificial neural network simulation using those measured properties showed 91.1% recognition accuracy in recognizing handwritten digits. These results may facilitate the development of the neuromorphic hardware systems based on FeTFTs.

Experimental Section Fabrication of Devices: In this study, the proposed FeTFT devices have MFS structure with TiN/HfZrOx/IGZO structure (Figure 1a). First, TiN layer was deposited on the SiO2/Si substrates using DC sputtering. HfZrOx films were deposited on sputtered TiN/SiO2/Si substrate using atomic layer deposition (ALD) at 280 °C. Hf[N(C2H5)CH3]4 (TEMAH), Zr[N(C2H5)CH3]4 (TEMAZ), and ozone were used as Hf precursor, Zr precursor, and oxygen source, respectively. HfZrOx with thickness of about 24 nm was deposited using HfO2:ZrO2 ALD cycle ratio 1:1. TiN layer was

ACS Paragon Plus Environment

Page 10 of 24

Page 11 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

deposited on HfZrOx films as a capping layer, then the device was thermally annealed for 1 min at 400 °C under N2 gas. TiN capping layer was removed by wet etching. This etching process did not increase the surface roughness (Figure S7). A layer of 10 nm IGZO film was deposited by radiofrequency (RF) sputtering using a sputtering target with In:Ga:Zn = 1:1:1 atomic ratio at room temperature. During the sputtering, the RF power was 150 W and working pressure in the chamber was 5 mTorr. And Al source/drain electrodes were deposited by e-beam evaporation. The channel width and length were 50 μm and 300 μm, respectively. Samples were then annealed at 100 °C for 1 h. TiN/HfZrOx/TiN and Al/IGZO/HfZrOx/TiN device with the capacitor structure were fabricated in the same way and the top electrodes of TiN/HfZrOx/TiN and Al/IGZO/HfZrOx/TiN device were 350 μm in diameter. Characterizations: All characteristics of FeTFT were measured under ambient conditions and room temperature. The electrical characteristics were obtained using a semiconductor parameter analyzer (4200a-SCS, KEITHLEY). The thickness of HfZrOx was measured by spectroscopic ellipsometer (M-2000, J.A. Woollam). The surface roughness of HfZrOx layer was measured by atomic force microscopy (AFM) (Dimension 3100, VEECO) operated in tapping mode with Sitip at scan rate of 0.6 Hz. The thickness of IGZO layer was measured by AFM (Dimension 3100, VEECO) operated in tapping mode with Si-tip at scan rate of 0.5 Hz. The polarization-voltage and capacitance-voltage curves were measured using a pulse measurement unit (4225-PMU, KEITHLEY) and an impedance analyzer (4194A, HP), respectively. All simulations were performed in Linux system with GCC, GNU make, CNU C libraries by using C++ code.20 The simulated MLP neural network consisted of 400 input neurons, 100 hidden neurons, and 10 output neurons. The 400 input neurons corresponded to the 20 × 20 MNIST image, and the 10 output neurons corresponded to 10 classes of digits. Gmax/Gmin, linearity, and cycle-to-cycle/device-to-

ACS Paragon Plus Environment

Nano Letters 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

device variations of the FeTFTs were considered as synaptic device characteristics in these simulations. For simulation of an ideal synapse neural network, ideal synaptic properties including perfectly linear conductance modulation with Gmax/Gmin ratio = 50, and 64 conductance states were used.

ACS Paragon Plus Environment

Page 12 of 24

Page 13 of 24

FIGURES

S

D

Oxide channel: IGZO

(c)

15

Al IGZO

10

HfZrOx

TiN

5

Forward sweep Reverse sweep

1.25

Capacitance [µF/cm2]

(b)

(a)

Polarization [µC/cm2]

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

0 -5 -10

1.20 1.15 1.10 1.05 1.00 0.95 0.90

-15 -6

-4

-2

0

2

4

6

Voltage [V]

-4

-2

0

2

4

Voltage [V]

Figure 1. (a) Schematic diagram of ferroelectric thin-film transistor (FeTFT). (b) Polarizationvoltage (P-V) hysteresis curve (Inset: schematic of MFS structure with Al/IGZO/HfZrOx/TiN). (c) Capacitance-voltage (C-V) characteristic of the Al/IGZO/HfZrOx/TiN structure.

ACS Paragon Plus Environment

Nano Letters

(b) 10-5

10-6

10-6

-7

-7

10

10

10-8

10-8

10-9

10-9 -6

-4

-2

0

2

4

6

5 10

Conductance [µS]

10-5

0 -5

1

-10 -15

0.1

Gmax/Gmin ratio = > 40 0.01

-20

Voltage [V]

IDS [A]

(a)

IG [A]

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Page 14 of 24

-25 0.5

VG [V]

1.0

1.5

2.0

-30

2.5

Time [s]

Figure 2. (a) Transfer curve of ferroelectric thin-film transistor. (b) AC operation characteristics of ferroelectric thin-film transistor with programming pulses (6 V, 30 ms) and erasing pulses (-6 V, 30 ms).

ACS Paragon Plus Environment

Page 15 of 24

(a)

(b)

D

S IGZO

D e-

-1.0

-0.5

0.0 VG [V]

0.5

1.0

② Interstate 1

D

S e-

e- e- e-

e- e-

HfZrOx

HfZrOx

10-8

D

TiN

① Erased state

S

e-

HfZrOx

TiN

10-7

S e-

HfZrOx

10-6

IDS [A]

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

TiN

TiN

④ Programmed state

③ Interstate 2

Figure 3. (a) The multiple levels of the ferroelectric thin-film transistor. (b) Schematic illustrations of suggested mechanism of multi-level data storage. The direction and size of arrow represent the direction and value of polarization in HfZrOx layer, respectively.

ACS Paragon Plus Environment

Nano Letters

(b)

0.20

Potentiation Depression Potentiation fitting Depression fitting

0.15

(c) 1

20 x 20 MNIST data

100

Synapses 1

Synapses

2

2

3 3

0.10 4

10 100

0.05

Gmax/Gmin = 14.4 0.00

-20

0

20

40

60

80 100 120 140

90

1 2

Accuracy [%]

(a) Conductance (µS)

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Page 16 of 24

80

70

MLP simulation with ideal device MLP simulation with FeTFT device

400

400 Input neurons

100 Hidden neurons

10 Output neurons

Pulse number

60

0

25

50 75 Epochs

100

125

Figure 4. (a) Potentiation and depression properties of ferroelectric thin-film transistor with incremental pulse scheme. (b) Schematic illustration of two-layer multilayer perceptron neural network. (c) Simulated pattern recognition accuracy of the two-layer multilayer perceptron neural network based on the ferroelectric thin-film transistors compared to an ideal neuromorphic device.

ACS Paragon Plus Environment

Page 17 of 24

Conductance (µS)

(a) 0.20 0.15 0.10 0.05 0.00

1st

2nd

25th

26th

(b)

50th

min

0.10 0.05 0

10

20

(c) Conductance (µS)

+σ mean -σ

0.15

30

40

50

51th

75th

Cycle number

0.20 100 cycles potentiation distribution Max

Conductance (µS)

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

60

76th

99th

100th

100 cycles depression distribution

0.20

Max +σ mean -σ

0.15 0.10

min

0.05 0.00

0

Pulse numbers

10

20

30

40

50

60

Pulse numbers

Figure 5. (a) Endurance properties of FeTFT. Cycle-to-cycle variations of (b) potentiation and (c) depression operations for 100 cycles.

ACS Paragon Plus Environment

Nano Letters

(c) 100

80

80

80

60 40 20 0

0

20 40 60 80 100 120 140 Condutance level [#]

Accuracy [%]

(b)100 Accuracy [%]

(a) 100 Accuracy [%]

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Page 18 of 24

60 40 20 0

0

10

20 30 40 Gmax/Gmin ratio

50

60 40 20 0

0

2 4 6 8 Cycle-to-cycle variation [%]

10

Figure 6. The effects of potentiation and depression characteristics on recognition accuracy. (a) Conductance levels, (b) Gmax/Gmin ratio, and (c) cycle-to-cycle variation.

ACS Paragon Plus Environment

Page 19 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

Supporting Information. Polarization-voltage hysteresis and capacitance-voltage characteristic of the TiN/HfZrOx/TiN structure; Polarization-voltage hysteresis of TiN/HfZrOx/TiN structure with different device size and remnant polarization of TiN/HfZrOx/TiN structure with different device size; The endurance properties of Al/IGZO/HfZrOx/TiN structure over 105 cycles and remnant polarization of Al/IGZO/HfZrOx/TiN structure over 105 cycles; Retention properties of the ferroelectric thin film transistor for multi-level state; Potentiation and depression pulse schemes applied to gate electrode; Device-to-device variation of potentiation and depression operation of 40 different devices; Topography image measured by atomic force microscope for HfZrOx film before TiN deposition and HfZrOx film and after TiN etching process; This material is available free of charge via the Internet at http://pubs.acs.org. AUTHOR INFORMATION Corresponding Author *E-mail: [email protected] (J.-S.L) Author Contributions J.S.L. conceived and directed the research. J.S.L. and M.K.K. designed and planned the experiment. M.K.K. performed the experiment and acquired the data. M.K.K. and J.S.L. wrote the manuscript.

Competing financial interests The authors declare no competing financial interests. ACKNOWLEDGMENT

ACS Paragon Plus Environment

Nano Letters 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

This work was supported by the National Research Foundation of Korea (NRF2016M3D1A1027663, 2018R1D1A1B07043368). In addition, this work was partially supported by the Brain Korea 21 PLUS project (Center for Creative Industrial Materials).

ACS Paragon Plus Environment

Page 20 of 24

Page 21 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

REFERENCES 1. Wang, Z.; Joshi, S.; Savel’ev, S. E.; Jiang, H.; Midya, R.; Lin, P.; Hu, M.; Ge, N.; Strachan, J. P.; Li, Z.; Wu, Q.; Barnell, M.; Li, G.-L.; Xin, H. L.; Williams, R. S.; Xia, Q.; Yang, J. J. Nature Materials 2016, 16, 101-108. 2. Choi, S.; Tan, S. H.; Li, Z.; Kim, Y.; Choi, C.; Chen, P.-Y.; Yeon, H.; Yu, S.; Kim, J. Nature Materials 2018, 17, 335-340. 3. Prezioso, M.; Merrikh-Bayat, F.; Hoskins, B. D.; Adam, G. C.; Likharev, K. K.; Strukov, D. B. Nature 2015, 521, 61-64. 4. Liu, C.; Yan, X.; Song, X.; Ding, S.; Zhang, D. W.; Zhou, P. Nature Nanotechnology 2018, 13, 404-410. 5. Jain, A. K.; Jianchang, M.; Mohiuddin, K. M. Computer 1996, 29, 31-44. 6. Hu, M.; Li, H.; Chen, Y.; Wu, Q.; Rose, G. S.; Linderman, R. W. IEEE Transactions on Neural Networks and Learning Systems 2014, 25, 1864-1878. 7. Jo, S. H.; Chang, T.; Ebong, I.; Bhadviya, B. B.; Mazumder, P.; Lu, W. Nano Letters 2010, 10, 1297-1301. 8. van de Burgt, Y.; Lubberman, E.; Fuller, E. J.; Keene, S. T.; Faria, G. C.; Agarwal, S.; Marinella, M. J.; Alec Talin, A.; Salleo, A. Nature Materials 2017, 16, 414-418. 9. Woo, J.; Moon, K.; Song, J.; Lee, S.; Kwak, M.; Park, J.; Hwang, H. IEEE Electron Device Letters 2016, 37, 994-997. 10. Pan, F.; Gao, S.; Chen, C.; Song, C.; Zeng, F. Materials Science and Engineering: R: Reports 2014, 83, 1-59. 11. Burr, G. W.; Shelby, R. M.; Sidler, S.; Nolfo, C. d.; Jang, J.; Boybat, I.; Shenoy, R. S.; Narayanan, P.; Virwani, K.; Giacometti, E. U.; Kurdi, B. N.; Hwang, H. IEEE Transactions on Electron Devices 2015, 62, 3498-3507. 12. Fuller, E. J.; Gabaly, F. E.; Léonard, F.; Agarwal, S.; Plimpton, S. J.; Jacobs ‐Gedrim, R. B.; James, C. D.; Marinella, M. J.; Talin, A. A. Advanced Materials 2017, 29, 1604310. 13. Sanchez Esqueda, I.; Yan, X.; Rutherglen, C.; Kane, A.; Cain, T.; Marsh, P.; Liu, Q.; Galatsis, K.; Wang, H.; Zhou, C. ACS Nano 2018, 12, 7352-7361. 14. Suri, M.; Bichler, O.; Querlioz, D.; Cueto, O.; Perniola, L.; Sousa, V.; Vuillaume, D.; Gamrat, C.; DeSalvo, B. 2011 International Electron Devices Meeting, 5-7 Dec. 2011; 2011; pp 4.4.1-4.4.4. 15. Kim, S.; Ishii, M.; Lewis, S.; Perri, T.; BrightSky, M.; Kim, W.; Jordan, R.; Burr, G. W.; Sosa, N.; Ray, A.; Han, J.; Miller, C.; Hosokawa, K.; Lam, C. 2015 IEEE International Electron Devices Meeting (IEDM), 7-9 Dec. 2015; 2015; pp 17.1.1-17.1.4. 16. Sharbati, M. T.; Du, Y.; Torres, J.; Ardolino, N. D.; Yun, M.; Xiong, F. Advanced Materials 2018, 30, 1802353. 17. Yan, X.; Zhao, J.; Liu, S.; Zhou, Z.; Liu, Q.; Chen, J.; Liu, X. Y. Advanced Functional Materials 2018, 28, 1705320. 18. Yin, J.; Zeng, F.; Wan, Q.; Li, F.; Sun, Y.; Hu, Y.; Liu, J.; Li, G.; Pan, F. Advanced Functional Materials 2018, 28, 1706927. 19. Wang, I. T.; Chang, C.-C.; Chiu, L.-W.; Chou, T.; Hou, T.-H. Nanotechnology 2016, 27, 365204. 20. Chen, P.; Peng, X.; Yu, S. 2017 IEEE International Electron Devices Meeting (IEDM), 26 Dec. 2017; 2017; pp 6.1.1-6.1.4.

ACS Paragon Plus Environment

Nano Letters 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

21. Chen, P.-Y.; Peng, X.; Yu, S. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 2018, 37, 3067-3080. 22. Yu, S.; Chen, P.-Y.; Cao, Y.; Xia, L.; Wang, Y.; Wu, H. Electron Devices Meeting (IEDM), 2015 IEEE International, IEEE: 2015; pp 17.3. 1-17.3. 4. 23. Oh, S.; Kim, T.; Kwak, M.; Song, J.; Woo, J.; Jeon, S.; Yoo, I. K.; Hwang, H. IEEE Electron Device Lett. 2017, 38, 732-735. 24. Jerry, M.; Chen, P.; Zhang, J.; Sharma, P.; Ni, K.; Yu, S.; Datta, S. 2017 IEEE International Electron Devices Meeting (IEDM), 2-6 Dec. 2017; 2017; pp 6.2.1-6.2.4. 25. Nishitani, Y.; Kaneko, Y.; Ueda, M.; Morie, T.; Fujii, E. Journal of Applied Physics 2012, 111, 124108. 26. Yu, N.; Yukihiro, K.; Michihito, U.; Eiji, F.; Ayumu, T. Japanese Journal of Applied Physics 2013, 52, 04CE06. 27. Lee, K. H.; Lee, G.; Lee, K.; Oh, M. S.; Im, S.; Yoon, S. M. Advanced Materials 2009, 21, 4287-4291. 28. Hoffman, J.; Pan, X.; Reiner, J. W.; Walker, F. J.; Han, J. P.; Ahn, C. H.; Ma, T. P. Advanced Materials 2010, 22, 2957-2961. 29. Hwang, S. K.; Bae, I.; Kim, R. H.; Park, C. Advanced Materials 2012, 24, 5910-5914. 30. Kaneko, Y., In Ferroelectric-Gate Field Effect Transistor Memories: Device Physics and Applications, Park, B.-E.; Ishiwara, H.; Okuyama, M.; Sakai, S.; Yoon, S.-M., Eds. Springer Netherlands: Dordrecht, 2016, pp 89-109. 31. Lee, G. G.; Tokumitsu, E.; Yoon, S. M.; Fujisaki, Y.; Yoon, J. W.; Ishiwara, H. Applied Physics Letters 2011, 99, 012901. 32. Hiroshi, I. Japanese Journal of Applied Physics 1993, 32, 442. 33. Takeshi, H.; Mitsue, T.; Kentaro, O.; Shigeki, S. Semiconductor Science and Technology 2009, 24, 105026. 34. Tadahiro, F.; Takeshi, Y.; Keiichiro, M.; Kazuhiro, M.; Atsushi, A.; Norifumi, F. Japanese Journal of Applied Physics 2008, 47, 8874. 35. McAdams, H. P.; Acklin, R.; Blake, T.; Xiao-Hong, D.; Eliason, J.; Fong, J.; Kraus, W. F.; Liu, D.; Madan, S.; Moise, T.; Natarajan, S.; Ning, Q.; Yunchen, Q.; Remack, K. A.; Rodriguez, J.; Roscher, J.; Seshadri, A.; Summerfelt, S. R. IEEE Journal of Solid-State Circuits 2004, 39, 667-677. 36. Ni, K.; Sharma, P.; Zhang, J.; Jerry, M.; Smith, J. A.; Tapily, K.; Clark, R.; Mahapatra, S.; Datta, S. IEEE Transactions on Electron Devices 2018, 65, 2461-2469. 37. Kaneko, Y.; Nishitani, Y.; Tanaka, H.; Ueda, M.; Kato, Y.; Tokumitsu, E.; Fujii, E. Journal of Applied Physics 2011, 110, 084106. 38. Müller, J.; Yurchuk, E.; Schlösser, T.; Paul, J.; Hoffmann, R.; Müller, S.; Martin, D.; Slesazeck, S.; Polakowski, P.; Sundqvist, J.; Czernohorsky, M.; Seidel, K.; Kücher, P.; Boschke, R.; Trentzsch, M.; Gebauer, K.; Schröder, U.; Mikolajick, T. 2012 Symposium on VLSI Technology (VLSIT), 12-14 June 2012; 2012; pp 25-26. 39. Cheng, C.; Chin, A. IEEE Electron Device Letters 2014, 35, 138-140. 40. Boescke, T. S.; Muller, J.; Brauhaus, D.; Schroder, U.; Bottger, U. Applied Physics Letters 2011, 99, 102903. 41. Mikolajick, T.; Slesazeck, S.; Park, M. H.; Schroeder, U. MRS Bulletin 2018, 43, 340346. 42. Kim, S. J.; Mohan, J.; Lee, J.; Lee, J. S.; Lucero, A. T.; Young, C. D.; Colombo, L.; Summerfelt, S. R.; San, T.; Kim, J. Applied Physics Letters 2018, 112, 172902.

ACS Paragon Plus Environment

Page 22 of 24

Page 23 of 24 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Nano Letters

43. Kim, S. J.; Mohan, J.; Young, C. D.; Colombo, L.; Kim, J.; Summerfelt, S. R.; San, T. 2018 IEEE International Memory Workshop (IMW), 13-16 May 2018; 2018; pp 1-4. 44. Kim, S. J.; Narayan, D.; Lee, J.-G.; Mohan, J.; Lee, J. S.; Lee, J.; Kim, H. S.; Byun, Y.C.; Lucero, A. T.; Young, C. D.; Summerfelt, S. R.; San, T.; Colombo, L.; Kim, J. Applied Physics Letters 2017, 111, 242901. 45. Shiraishi, T.; Katayama, K.; Yokouchi, T.; Shimizu, T.; Oikawa, T.; Sakata, O.; Uchida, H.; Imai, Y.; Kiguchi, T.; Konno, T. J.; Funakubo, H. Applied Physics Letters 2016, 108, 262904. 46. Park, M. H.; Kim, H. J.; Kim, Y. J.; Moon, T.; Hwang, C. S. Applied Physics Letters 2014, 104, 072901. 47. Choi, W.; Kim, S.; Jin, Y. W.; Lee, S. Y.; Sands, T. D. Applied Physics Letters 2011, 98, 102901. 48. Yoshihisa, K.; Yukihiro, K.; Hiroyuki, T.; Yasuhiro, S. Japanese Journal of Applied Physics 2008, 47, 2719. 49. Mathews, S.; Ramesh, R.; Venkatesan, T.; Benedetto, J. Science 1997, 276, 238-240. 50. Furukawa, T.; Nakajima, T.; Takahashi, Y. IEEE Transactions on Dielectrics and Electrical Insulation 2006, 13, 1120-1131. 51. Sung-Min, Y.; Shin-Hyuk, Y.; Chun-Won, B.; Sang-Hee Ko, P.; Soon-Won, J.; Doo-Hee, C.; Seung-Youl, K.; Chi-Sun, H.; Hiroshi, I. Japanese Journal of Applied Physics 2010, 49, 04DJ06. 52. Yoon, S. M.; Yang, S.; Byun, C.; Park, S. H. K.; Cho, D. H.; Jung, S. W.; Kwon, O. S.; Hwang, C. S. Advanced Functional Materials 2010, 20, 921-926. 53. Ishiwara, H. Current Applied Physics 2009, 9, S2-S6. 54. Yu, S. Proceedings of the IEEE 2018, 106, 260-285.

ACS Paragon Plus Environment

Nano Letters

TOC 0.20

Conductance (µS)

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

Potentiation Depression Potentiation fitting Depression fitting

0.15

1

20 x 20 MNIST data

Synapses 1

Synapses

2

1 2 2

3

0.10

3 4 10 100

0.05

Gmax/Gmin = 14.4 0.00

-20

0

20

40

60

80 100 120 140

400

400 Input neurons

100 Hidden neurons

10 Output neurons

Pulse number

ACS Paragon Plus Environment

Page 24 of 24